Level 1 and Level 2 Interrupt Mapping
6-17
MPU Private Peripherals
6.5
Level 1 and Level 2 Interrupt Mapping
Table 6–16 lists the mapping of the incoming interrupts.
IRQ_ABORT (IRQ_9) is the traffic controller abort IRQ. It is also connected to
DSP IRQ_12. This interrupt comes from either a TIPB bus or the MPUI and
is caused by a time-out abort.
Table 6–16. Level 1 and Level 2 OMAP5910 MPU Interrupt Mapping
Incoming Interrupts
Default
Sensitivity
Configuration
Interrupt Line
on Level 1
Interrupt Line
on Level 2
Level 2 interrupt handler IRQ
Level
IRQ_0
—
Camera interrupt
Level
IRQ_1
—
Reserved
IRQ_2
—
External FIQ
Edge
IRQ_3
—
McBSP2 TX interrupt
Edge
IRQ_4
—
McBSP2 RX interrupt
Edge
IRQ_5
—
IRQ_RTDX
†
Level
IRQ_6
—
IRQ_DSP_MMU_ABORT
Level
IRQ_7
—
IRQ_HOST_INT
Level
IRQ_8
—
IRQ_ABORT
Level
IRQ_9
—
IRQ_DSP_MAILBOX1
Level
IRQ_10
—
IRQ_DSP_MAILBOX2
Level
IRQ_11
—
Reserved
IRQ_TIPB_BRIDGE_PRIVATE
Level
IRQ_13
—
IRQ_GPIO
Level
IRQ_14
—
IRQ_UART3
Level
IRQ_15
—
IRQ_TIMER3
Edge
IRQ_16
—
IRQ_LB_MMU
Level
IRQ_17
—
Reserved
IRQ_DMA_CH0_CH6
Level
IRQ_19
—
IRQ_DMA_CH1_CH7
Level
IRQ_20
—
IRQ_DMA_CH2_CH8
Level
IRQ_21
—
† IRQ_RTDX is used in emulation for the Code Composer Studio RTDX (real time data exchange) interrupt.