Clock Generation and Reset Control Registers
15-59
Clock Generation and System Reset Management
The MPU external wake-up register (ARM_EWUPCT) enables the WAKEUP
signal and defines the delay from the external device to restore power with
reference to the MPU clock restarting when the idle mode is exited.
Table 15–12. MPU External Wake-up Register (ARM_EWUPCT)
Bit
Name
Value
Description
Type
Reset
Value
15–6
RESERVED
Reading these bits gives undefined values.
Writing them has no effect.
5
REPWR_EN
Enables external power control feature:
R/W
1
0
FLASH.RP pin is set to logic low (Vol) when traffic
controller (TC) is in idle mode.
1
FLASH.RP pin is not activated when TC idle
mode is entered
4–0
EXTPW(4:0)
Define delay from PWRON_RESET
pin going
high to clocks restarting:
Delay is calculated as follows:
t
w
(Wake-up time) = [ EXTPWR(field value)
±
1 ] x
CLKIN (period) With EXTPWR = 0 to 31
R/W
1