
Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
5
E5
Event Missed #5
R
0
4
E4
Event Missed #4
R
0
3
E3
Event Missed #3
R
0
2
E2
Event Missed #2
R
0
1
E1
Event Missed #1
R
0
0
E0
Event Missed #0
R
0
Table 5-225. Register Call Summary for Register TPCC_QEMR
IVA2.2 Subsystem Basic Programming Model
•
Error Reporting for EDMA Module
IVA2.2 Subsystem Register Manual
•
Table 5-226. TPCC_QEMCR
Address Offset
0x0314
Physical address
0x01C0 0314
Instance
IVA2.2 TPCC
Description
QDMA Event Missed Clear Register:
CPU write of 1 to the QEMCR.En bit causes the QEMR.En bit to be cleared.
CPU write of 0 has no effect.
All error bits must be cleared before additional error interrupts will be asserted by CC.
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
E7
E6
E5
E4
E3
E2
E1
E0
Bits
Field Name
Description
Type
Reset
31:8
Reserved
Write 0s for future compatibility.
W
0x000000
7
E7
Event Missed Clear #7
W
0
6
E6
Event Missed Clear #6
W
0
5
E5
Event Missed Clear #5
W
0
4
E4
Event Missed Clear #4
W
0
3
E3
Event Missed Clear #3
W
0
2
E2
Event Missed Clear #2
W
0
1
E1
Event Missed Clear #1
W
0
0
E0
Event Missed Clear #0
W
0
Table 5-227. Register Call Summary for Register TPCC_QEMCR
IVA2.2 Subsystem Register Manual
•
878
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated