Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-165. L2MPFCR
Address Offset
0x0000 A008
Physical address
0x0184 A008
Instance
IVA2.2 GEMXMC
Description
L2 Memory Protection Fault Command Register
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
MPFCLR
Bits
Field Name
Description
Type
Reset
31:1
Reserved
Write 0s for future compatibility. Read returns 0.
W
0x00000000
0
MPFCLR
Write 0: No effect Write 1: Clear fault logged information
W
0
Table 5-166. Register Call Summary for Register L2MPFCR
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
Table 5-167. L2MPPAj
Address Offset
0x0000 A200 + (0x4*j) in 0x4 byte increments
Physical address
0x0184 A200 + (0x4*j)
Instance
IVA2.2 GEMXMC
Description
L2 Memory Protection Attribute Register Addresses for the 16MB page number i
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
SX
SR
UX
UR
SW
UW
AID5
AID4
AID3
AID2
AID1
AID0
AIDX
LOCAL
Reserved
Bits
Field Name
Description
Type
Reset
31:16
Reserved
Write 0s for future compatibility. Read returns 0.
RW
0x0000
15
AID5
0: ID 5 does not have access permission
RW
1
1: ID 5 has access permission
14
AID4
0: ID 4 does not have access permission
RW
1
1: ID 4 has access permission
13
AID3
0: ID 3 does not have access permission
RW
1
1: ID 3 has access permission
12
AID2
0: ID 2 does not have access permission
RW
1
1: ID 2 has access permission
11
AID1
0: ID 1 does not have access permission
RW
1
1: ID 1 has access permission
10
AID0
0: ID 0 does not have access permission
RW
1
1: ID 0 has access permission
9
AIDX
0: External access is not permitted
RW
1
1: External access is permitted
8
LOCAL
0: DSP megamodule access is not permitted
RW
1
1: DSP megamodule access is permitted
7:6
Reserved
Write 0s for future compatibility.
RW
0
Read returns 0.
848
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated