Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Table 5-153. L1DWB
Address Offset
0x0000 5040
Physical address
0x0184 5040
Instance
IVA2.2 GEMXMC
Description
L1D Global Writeback
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
C
Bits
Field Name
Description
Type
Reset
31:1
Reserved
Write 0s for future compatibility. Read returns 0.
RW
0x--------
0
C
L1D global write-back command:
RW
0
Write 0: No effect
Write 1: Initiates an L1D global write-back
Read 0: Previous L1D global write-back has completed
Read 1: Previous L1D global write-back has notcompleted
Table 5-154. Register Call Summary for Register L1DWB
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
Table 5-155. L1DWBINV
Address Offset
0x0000 5044
Physical address
0x0184 5044
Instance
IVA2.2 GEMXMC
Description
L1D Global Writeback Invalidate
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
C
Bits
Field Name
Description
Type
Reset
31:1
Reserved
Write 0s for future compatibility. Read returns 0.
RW
0x--------
0
C
L1D global write-back/invalidate command:
RW
0
Write 0: No effect
Write 1: Initiates an L1D global write-back/invalidate
Read 0: Previous L1D global write-back/invalidate has completed
Read 1: Previous L1D global write-back/invalidate has not
completed
Table 5-156. Register Call Summary for Register L1DWBINV
IVA2.2 Subsystem Basic Programming Model
•
:
IVA2.2 Subsystem Register Manual
•
845
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated