Public Version
PRCM Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
1
GLOBALWARM_RST
Global warm reset
RW
0x0
Read 0x0: No global warm reset.
Write 0x0: Status bit unchanged
Read 0x1: CAM domain has been reset upon a global
warm reset
Write 0x1: Status bit is cleared to 0.
0
GLOBALCOLD_RST
Global cold reset
RW
0x1
Read 0x0: No global cold reset.
Write 0x0: Status bit unchanged
Read 0x1: CAM domain has been reset upon a global
cold reset
Write 0x1: Status bit is cleared to 0.
Table 3-405. Register Call Summary for Register RM_RSTST_CAM
PRCM Basic Programming Model
•
RM_RSTST_ <domain_name> (Reset Status Register)
:
PRCM Register Manual
•
Table 3-406. PM_WKDEP_CAM
Address Offset
0x0000 00C8
Physical Address
0x4830 6FC8
Instance
CAM_PRM
Description
This register allows enabling or disabling the wake-up of the CAM domain upon another domain
wakeup.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
EN_IVA2
EN_MPU
EN_WKUP
RESERVED
RESERVED
Bits
Field Name
Description
Type
Reset
31:5
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0000000
4
EN_WKUP
WAKEUP domain dependency
RW
0x1
0x0: CAM domain is independent of WKUP domain
wake-up event.
0x1: CAM domain is woken-up upon WKUP domain
wake-up event.
3
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
2
EN_IVA2
IVA2 domain dependency
RW
0x1
0x0: CAM domain is independent of IVA2 domain
wake-up event.
0x1: CAM domain is woken-up upon IVA2 domain
wake-up event.
1
EN_MPU
MPU domain dependency
RW
0x1
0x0: CAM domain is independent of MPU domain
wake-up.
0x1: CAM domain is woken-up upon MPU domain
wake-up.
0
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
608
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated