Public Version
www.ti.com
PRCM Register Manual
Bits
Field Name
Description
Type
Reset
0
GLOBALCOLD_RST
Global cold reset
RW
0x1
Read 0x0: No global cold reset.
Write 0x0: Status bit unchanged
Read 0x1: CORE domain has been reset upon a global
cold reset
Write 0x1: Status bit is cleared to 0.
Table 3-342. Register Call Summary for Register RM_RSTST_CORE
PRCM Basic Programming Model
•
RM_RSTST_ <domain_name> (Reset Status Register)
:
PRCM Register Manual
•
Table 3-343. PM_WKEN1_CORE
Address Offset
0x0000 00A0
Physical Address
0x4830 6AA0
Instance
CORE_PRM
Description
This register allows enabling/disabling modules wake-up events.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
EN_I2C3
EN_I2C2
EN_I2C1
EN_MMC3
EN_MMC2
EN_MMC1
EN_GPT11
EN_GPT10
EN_UART2
EN_UART1
RESERVED
RESERVED
EN_MCSPI4
EN_MCSPI3
EN_MCSPI2
EN_MCSPI1
EN_MCBSP5
EN_MCBSP1
EN_HSOTGUSB
Bits
Field Name
Description
Type
Reset
31
RESERVED
Write 1's for future compatibility. Read returns 1.
RW
0x1
30
EN_MMC3
MMC SDIO 3 wake-up control
RW
0x1
0x0: MMC 3 wake-up is disabled
0x1: MMC 3 wake-up event is enabled
29:26
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
25
EN_MMC2
MMC SDIO 2 wake-up control
RW
0x1
0x0: MMC 2 wake-up is disabled
0x1: MMC 2 wake-up event is enabled
24
EN_MMC1
MMC SDIO 1 wake-up control
RW
0x1
0x0: MMC 1 wake-up is disabled
0x1: MMC 1 wake-up event is enabled
23:22
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
21
EN_MCSPI4
McSPI 4 wake-up control
RW
0x1
0x0: McSPI 4 wake-up is disabled
0x1: McSPI 4 wake-up event is enabled
20
EN_MCSPI3
McSPI 3 wake-up control
RW
0x1
0x0: McSPI 3 wake-up is disabled
0x1: McSPI 3 wake-up event is enabled
19
EN_MCSPI2
McSPI 2 wake-up control
RW
0x1
0x0: McSPI 2 wake-up is disabled
0x1: McSPI 2 wake-up event is enabled
577
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated