Public Version
PRCM Register Manual
www.ti.com
Table 3-316. Register Call Summary for Register PRM_REVISION
PRCM Basic Programming Model
•
Revision Information Registers
:
PRCM Register Manual
•
OCP_System_Reg PRM Register Summary
:
Table 3-317. PRM_SYSCONFIG
Address Offset
0x0000 0014
Physical Address
0x4830 6814
Instance
OCP_System_Reg_PRM
Description
This register controls the various parameters of the interface
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
AUTOIDLE
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
Write 0s for future compatibility. Reads returns 0.
R
0x00000000
0
AUTOIDLE
Internal clock gating strategy (for the CM part of the
RW
0x1
PRCM)
0x0: Interface clock is free-running
0x1: Automatic clock gating strategy is enabled, based on
the interface activity.
Table 3-318. Register Call Summary for Register PRM_SYSCONFIG
PRCM Basic Programming Model
•
:
PRCM Register Manual
•
OCP_System_Reg PRM Register Summary
:
Table 3-319. PRM_IRQSTATUS_MPU
Address Offset
0x0000 0018
Physical Address
0x4830 6818
Instance
OCP_System_Reg_PRM
Description
This interrupt status register regroups all the status of the module internal events that can generate an
interrupt. Write 1 to a given bit resets this bit. This registers applies on the interrupt line 0 mapped to the
MPU interrupt controller.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
IO_ST
WKUP_ST
RESERVED
RESERVED
EVGENON_ST
IVA2_DPLL_ST
MPU_DPLL_ST
VC_SAERR_ST
VC_RAERR_ST
EVGENOFF_ST
CORE_DPLL_ST
TRANSITION_ST
VP2_MINVDD_ST
VP1_MINVDD_ST
VC_VP1_ACK_ST
VP2_MAXVDD_ST
VP1_MAXVDD_ST
PERIPH_DPLL_ST
VP2_EQVALUE_ST
VP1_EQVALUE_ST
VC_BYPASS_ACK_ST
VC_TIMEOUTERR_ST
VP2_TRANXDONE_ST
VP1_TRANXDONE_ST
VP2_NOSMPSACK_ST
VP1_NOSMPSACK_ST
SND_PERIPH_DPLL_ST
ABB_LDO_TRANXDONE_ST
VP2_OPPCHANGEDONE_ST
VP1_OPPCHANGEDONE_ST
560
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated