Public Version
www.ti.com
PRCM Register Manual
Bits
Field Name
Description
Type
Reset
7:6
LASTL1FLATMEMSTATEENTE
Last L1 Flat memory state entered
RW
0x0
RED
0x0: L1 Flat memory was previously OFF
0x1: L1 Flat memory was previously in RETENTION
0x2: Reserved
0x3: L1 Flat memory was previously ON
5:4
LASTSHAREDL1CACHEFLATS
Shared L1 Cache and Flat memory last state entered
RW
0x0
TATE
0x0: Shared L1 Cache and Flat memory was previously
ENTERED
OFF
0x1: Shared L1 Cache and Flat memory was previously
in RETENTION
0x2: Reserved
0x3: Shared L1 Cache and Flat memory was previously
ON
3
RESERVED
Read returns 0.
R
0x0
2
LASTLOGICSTATEENTERED
Last logic state entered
RW
0x0
0x0: IVA2 domain logic was previously OFF
0x1: IVA2 domain logic was previously ON
1:0
LASTPOWERSTATEENTERED
Last power state entered
RW
0x0
0x0: IVA2 domain was previously OFF
0x1: IVA2 domain was previously in RETENTION
0x2: IVA2 domain was previously INACTIVE
0x3: IVA2 domain was previously ON
Table 3-309. Register Call Summary for Register PM_PREPWSTST_IVA2
PRCM Basic Programming Model
•
PM_PREPWSTST_ <domain_name> (Previous Power State Status Register)
PRCM Register Manual
•
Table 3-310. PRM_IRQSTATUS_IVA2
Address Offset
0x0000 00F8
Physical Address
0x4830 60F8
Instance
IVA2_PRM
Description
This interrupt status register regroups all the status of the module internal events that can generate an
interrupt. Write 1 to a given bit resets this bit. This register applies on the interrupt line 1 mapped to the
IVA2 interrupt controller.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
WKUP_ST
IVA2_DPLL_ST
FORCEWKUP_ST
557
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated