Public Version
PRCM Register Manual
www.ti.com
Table 3-197. CM_AUTOIDLE2_PLL
Address Offset
0x0000 0034
Physical Address
0x4800 4D34
Instance
Clock_Control_Reg_CM
Description
This register provides automatic control over the DPLL5 activity.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
AUTO_PERIPH2_DPLL
Bits
Field Name
Description
Type
Reset
31:3
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00000000
2:0
AUTO_PERIPH2_DPLL
DPLL5 automatic control; Other enums: Reserved
RW
0x0
0x0: Auto control disabled
0x1: DPLL5 is automatically put in low power stop mode
when the 120 MHz clock is not required anymore. It is
also restarted automatically.
Table 3-198. Register Call Summary for Register CM_AUTOIDLE2_PLL
PRCM Functional Description
•
:
•
:
PRCM Register Manual
•
Clock_Control_Reg_CM Register Summary
:
Table 3-199. CM_CLKSEL1_PLL
Address Offset
0x0000 0040
Physical Address
0x4800 4D40
Instance
Clock_Control_Reg_CM
Description
This register controls the selection of the master clock frequencies.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CORE_DPLL_MULT
CORE_DPLL_DIV
RESERVED
RESERVED
RESERVED
RESERVED
SOURCE_96M
SOURCE_54M
SOURCE_48M
CORE_DPLL_CLKOUT_DIV
504
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated