Public Version
www.ti.com
PRCM Register Manual
Bits
Field Name
Description
Type
Reset
31:4
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0000000
3
RESERVED
Write 0s for future compatibility. Read returns 0.
RW
0x0
2
EN_USBTLL
USB TLL interface clock control.
RW
0x0
0x0: USB TLL interface clock is disabled
0x1: USB TLL interface clock is enabled
1:0
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
Table 3-145. Register Call Summary for Register CM_ICLKEN3_CORE
PRCM Basic Programming Model
•
CM_ICLKEN_ <domain_name> (Interface Clock Enable Register)
PRCM Register Manual
•
Table 3-146. CM_IDLEST1_CORE
Address Offset
0x0000 0020
Physical Address
0x4800 4A20
Instance
CORE_CM
Description
CORE modules access availability monitoring. This register is read only and automatically updated.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ST_ICR
ST_I2C3
ST_I2C2
ST_I2C1
ST_HDQ
ST_SDRC
ST_SDMA
ST_MMC3
ST_MMC2
ST_MMC1
ST_GPT11
ST_GPT10
ST_UART2
ST_UART1
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
ST_MCSPI4
ST_MCSPI3
ST_MCSPI2
ST_MCSPI1
ST_MCBSP5
ST_MCBSP1
ST_MAILBOXES
ST_OMAPCTRL
ST_HSOTGUSB_IDLE
ST_HSOTGUSB_STDBY
Bits
Field Name
Description
Type
Reset
31
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x1
30
ST_MMC3
MMC 3 idle status.
R
0x1
0x0: MMC 3 can be accessed.
0x1: MMC 3 cannot be accessed. Any access may return
an error.
29
ST_ICR
ICR idle status.
R
0x1
0x0: ICR can be accessed.
0x1: ICR cannot be accessed. Any access may return an
error.
28:26
RESERVED
Reserved for non-GP devices.
R
0x7
25
ST_MMC2
MMC 2 idle status.
R
0x1
0x0: MMC 2 can be accessed.
0x1: MMC 2 cannot be accessed. Any access may return
an error.
24
ST_MMC1
MMC SDIO 1 idle status.
R
0x1
0x0: MMC 1 can be accessed.
0x1: MMC 1 cannot be accessed. Any access may return
an error.
23
RESERVED
Read returns 1.
R
0x1
479
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated