Public Version
www.ti.com
PRCM Register Manual
Table 3-123. CM_IDLEST_MPU
Address Offset
0x0000 0020
Physical Address
0x4800 4920
Instance
MPU_CM
Description
Modules access availability monitoring. This register is read only and automatically updated.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
ST_MPU
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
Read returns 0.
R
0x00000000
0
ST_MPU
MPU standby status.
R
0x1
0x0: MPU is active.
0x1: MPU is in standby mode.
Table 3-124. Register Call Summary for Register CM_IDLEST_MPU
PRCM Basic Programming Model
•
CM_IDLEST_ <domain_name> (Idle-Status Register)
:
PRCM Register Manual
•
Table 3-125. CM_IDLEST_PLL_MPU
Address Offset
0x0000 0024
Physical Address
0x4800 4924
Instance
MPU_CM
Description
This register allows monitoring the master clock activity. This register is read only and automatically
updated.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
ST_MPU_CLK
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
Read returns 0.
R
0x00000000
0
ST_MPU_CLK
MPU_CLK activity
R
0x0
0x0: DPLL1 is bypassed
0x1: DPLL1 is locked
Table 3-126. Register Call Summary for Register CM_IDLEST_PLL_MPU
PRCM Basic Programming Model
•
CM_IDLEST_PLL_ <processor_name> (Processor DPLL Idle-Status Register)
PRCM Register Manual
•
469
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated