Public Version
www.ti.com
High-Speed USB Host Subsystem
Bits
Field Name
Description
Type
Reset
4:0
RESERVED
Reserved
R
0x00
Table 22-231. Register Call Summary for Register ASYNCLISTADDR
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
•
High-Speed USB Host Subsystem Register Description
:
Table 22-232. CONFIGFLAG
Address Offset
0x0000 0050
Physical Address
0x4806 4850
Instance
EHCI
Description
Configured flag register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CF
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
Reserved
R
0x00000000
0
CF
Configure Flag
RW
0
This bit controls the default port-routing control logic.
0x0: Port routing control logic default-routes each port to
an implementation dependent classic host controller.
0x1: Port routing control logic default-routes all ports to
this host controller.
Table 22-233. Register Call Summary for Register CONFIGFLAG
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
•
High-Speed USB Host Subsystem Register Description
:
Table 22-234. PORTSC_i
Address Offset
0x0000 0054 + (0x04 * i)
Index
i = 0 to 2
Physical Address
0x4806 4854 + (0x04 * i)
Instance
EHCI
Description
Port Status/Control
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
PTC
PIC
LS
PP
PR
PO
FPR
SUS
PED
CSC
CCS
WDE
WCE
PEDC
RESERVED
RESERVED
Bits
Field Name
Description
Type
Reset
31:22
RESERVED
Reserved
R
0x000
21
WDE
Wake on Disconnect Enable
RW
0
This field is 0 if the PP bit is 0.
Write 0x1: Enables the port to be sensitive to device disconnects as
wake-up events.
20
WCE
Wake on Connect Enable
RW
0
3353
SWPU177N – December 2009 – Revised November 2010
High-Speed USB Host Subsystem and High-Speed USB OTG Controller
Copyright © 2009–2010, Texas Instruments Incorporated