Public Version
www.ti.com
High-Speed USB Host Subsystem
Table 22-148. ULPI_VENDOR_INT_EN_CLR_i
Address Offset
0x0000 003D + (0x100 * i)
Index
i = 0 to 2
Physical Address
0x4806 283D + (0x100 * i)
Instance
USBTLL
Description
Vendor-specific interrupt enables (mask) for miscellaneous ULPI alt_int events. Read/clear address
(write 1 to a bit to clear it to 0, writing 0 has no effect on bit value). See fields description at the
read/write address of the same register.
Type
RW
7
6
5
4
3
2
1
0
RESERVED
P2P_EN
Bits
Field Name
Description
Type
Reset
7:1
RESERVED
Reserved
R
0x00
0
P2P_EN
Enable PHY-to-PHY ULPI wakeup upon inactive UTMI
RW
0x0
suspendm.
Write 0x0: No effect on bit value
Write 0x1: Clear the bit to 0
Table 22-149. Register Call Summary for Register ULPI_VENDOR_INT_EN_CLR_i
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
Table 22-150. ULPI_VENDOR_INT_STATUS_i
Address Offset
0x0000 003E + (0x100 * i)
Index
i = 0 to 2
Physical Address
0x4806 283E + (0x100 * i)
Instance
USBTLL
Description
Vendor-specific interrupt sources for miscellaneous ULPI alt_int events.
Type
R
7
6
5
4
3
2
1
0
RESERVED
UTMI_SUSPENDM
Bits
Field Name
Description
Type
Reset
7:1
RESERVED
Reserved
R
0x00
0
UTMI_SUSPENDM
UTMI suspendm status (active-low), source of TLL
R
0x1
PHY-to-PHY wakeup interrupt.
0x0: UTMI interface is suspended
0x1: UTMI interface is active (not suspended)
Table 22-151. Register Call Summary for Register ULPI_VENDOR_INT_STATUS_i
High-Speed USB Host Subsystem
•
•
High-Speed USB Host Subsystem Register Summary
3321
SWPU177N – December 2009 – Revised November 2010
High-Speed USB Host Subsystem and High-Speed USB OTG Controller
Copyright © 2009–2010, Texas Instruments Incorporated