Public Version
High-Speed USB Host Subsystem
www.ti.com
Table 22-143. Register Call Summary for Register ULPI_USB_INT_LATCH_NOCLR_i
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
Table 22-144. ULPI_VENDOR_INT_EN_i
Address Offset
0x0000 003B + (0x100 * i)
Index
i = 0 to 2
Physical Address
0x4806 283B + (0x100 * i)
Instance
USBTLL
Description
Vendor-specific interrupt enables (mask) for miscellaneous ULPI alt_int events. Read/Write address.
Type
RW
7
6
5
4
3
2
1
0
RESERVED
P2P_EN
Bits
Field Name
Description
Type
Reset
7:1
RESERVED
Reserved
R
0x00
0
P2P_EN
Enable PHY-to-PHY ULPI wakeup upon inactive UTMI
RW
0x0
suspendm.
0x0: PHY-to-PHY wakeup enabled
0x1: PHY-to-PHY wakeup enabled
Table 22-145. Register Call Summary for Register ULPI_VENDOR_INT_EN_i
High-Speed USB Host Subsystem
•
•
High-Speed USB Host Subsystem Register Summary
Table 22-146. ULPI_VENDOR_INT_EN_SET_i
Address Offset
0x0000 003C + (0x100 * i)
Index
i = 0 to 2
Physical Address
0x4806 283C + (0x100 * i)
Instance
USBTLL
Description
Vendor-specific interrupt enable bit (mask) for miscellaneous ULPI alt_int events. Read/set address
(write 1 to a bit to set it to 1; writing 0 has no effect on bit value). See fields description at the read/write
address of the same register.
Type
RW
7
6
5
4
3
2
1
0
RESERVED
P2P_EN
Bits
Field Name
Description
Type
Reset
7:1
RESERVED
Reserved
R
0x00
0
P2P_EN
Enable PHY-to-PHY ULPI wakeup upon inactive UTMI
RW
0x0
suspendm.
Write 0x0: No effect on bit value
Write 0x1: Set the bit to 1.
Table 22-147. Register Call Summary for Register ULPI_VENDOR_INT_EN_SET_i
High-Speed USB Host Subsystem
•
High-Speed USB Host Subsystem Register Summary
3320
High-Speed USB Host Subsystem and High-Speed USB OTG Controller
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated