Public Version
McBSP Register Manual
www.ti.com
Table 21-103. Register Call Summary for Register MCBSPLP_REV_REG
McBSP Register Manual
•
McBSP Register Mapping Summary
:
Table 21-104. MCBSPLP_RINTCLR_REG
Address Offset
0x0000 0080
Physical Address
0x4807 4080
Instance
McBSP1
0x4809 6080
McBSP5
0x4902 2080
McBSP2
0x4902 4080
McBSP3
0x4902 6080
McBSP4
Description
McBSPLP receive interrupt clear
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RINTCLR
Bits
Field Name
Description
Type
Reset
31:0
RINTCLR
Read from this register will clear the IRQ generated by
RW
0x00000000
receive end-of-frame indication or mcbsp1_fsr detection.
Write to this register has no effect.
(legacy)
Table 21-105. Register Call Summary for Register MCBSPLP_RINTCLR_REG
McBSP Register Manual
•
McBSP Register Mapping Summary
:
Table 21-106. MCBSPLP_XINTCLR_REG
Address Offset
0x0000 0084
Physical Address
0x4807 4084
Instance
McBSP1
0x4809 6084
McBSP5
0x4902 2084
McBSP2
0x4902 4084
McBSP3
0x4902 6084
McBSP4
Description
McBSPLP transmit interrupt clear (legacy)
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
XINTCLR
Bits
Field Name
Description
Type
Reset
31:0
XINTCLR
Read from this register will clear the IRQ generated by
RW
0x00000000
transmit end-of-frame indication or mcbspi_fsx detection
(I=1:5).
Write to this register has no effect.
(legacy)
Table 21-107. Register Call Summary for Register MCBSPLP_XINTCLR_REG
McBSP Register Manual
•
McBSP Register Mapping Summary
:
3188Multi-Channel Buffered Serial Port
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated