Public Version
www.ti.com
McBSP Register Manual
Table 21-100. MCBSPLP_XCERH_REG
Address Offset
0x0000 0078
Physical Address
0x4807 4078
Instance
McBSP1
0x4809 6078
McBSP5
0x4902 2078
McBSP2
0x4902 4078
McBSP3
0x4902 6078
McBSP4
Description
McBSPLP transmit channel enable register partition H
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
XCERH
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Read returns 0x0.
R
0x0000
15:0
XCERH
Transmit Channel Enable
RW
0x0000
XCERH n=0 Disables transmission of n-th channel in an
even-numbered block in partition H
XCERH n=1 Enables transmission of n-th channel in an
even-numbered block in partition H
Table 21-101. Register Call Summary for Register MCBSPLP_XCERH_REG
McBSP Functional Description
•
•
Transmit Multichannel Selection Modes
McBSP Register Manual
•
McBSP Register Mapping Summary
:
Table 21-102. MCBSPLP_REV_REG
Address Offset
0x0000 007C
Physical Address
0x4807 407C
Instance
McBSP1
0x4809 607C
McBSP5
0x4902 207C
McBSP2
0x4902 407C
McBSP3
0x4902 607C
McBSP4
Description
MCBSPLP Revision number register
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
REV
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
Read returns 0x0.
R
0x000000
7:0
REV
IP revision
R
See
(1)
[7:4] Major revision
[3:0] Minor revision
examples: 0x10 for 1.0, 0x21 for 2.1
(1)
TI internal data
3187
SWPU177N – December 2009 – Revised November 2010
Multi-Channel Buffered Serial Port
Copyright © 2009–2010, Texas Instruments Incorporated