Public Version
www.ti.com
McBSP Register Manual
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Read returns 0x0.
R
0x0000
15:0
RCERE
Receive Channel Enable
RW
0x0000
RCERE n=0 Disables reception of n-th channel in an
even-numbered block in partition E
RCERE n=1 Enables reception of n-th channel in an
even-numbered block in partition E
Table 21-87. Register Call Summary for Register MCBSPLP_RCERE_REG
McBSP Functional Description
•
McBSP Register Manual
•
McBSP Register Mapping Summary
:
Table 21-88. MCBSPLP_RCERF_REG
Address Offset
0x0000 0060
Physical Address
0x4807 4060
Instance
McBSP1
0x4809 6060
McBSP5
0x4902 2060
McBSP2
0x4902 4060
McBSP3
0x4902 6060
McBSP4
Description
McBSPLP receive channel enable register partition F
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RCERF
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Read returns 0x0.
R
0x0000
15:0
RCERF
Receive Channel Enable
RW
0x0000
RCERF n=0 Disables reception of n-th channel in an
even-numbered block in partition F
RCERF n=1 Enables reception of n-th channel in an
even-numbered block in partition F
Table 21-89. Register Call Summary for Register MCBSPLP_RCERF_REG
McBSP Functional Description
•
McBSP Register Manual
•
McBSP Register Mapping Summary
:
3183
SWPU177N – December 2009 – Revised November 2010
Multi-Channel Buffered Serial Port
Copyright © 2009–2010, Texas Instruments Incorporated