Public Version
McBSP Register Manual
www.ti.com
Table 21-83. Register Call Summary for Register MCBSPLP_XCERC_REG
McBSP Functional Description
•
McBSP Register Manual
•
McBSP Register Mapping Summary
:
Table 21-84. MCBSPLP_XCERD_REG
Address Offset
0x0000 0058
Physical Address
0x4807 4058
Instance
McBSP1
0x4809 6058
McBSP5
0x4902 2058
McBSP2
0x4902 4058
McBSP3
0x4902 6058
McBSP4
Description
McBSPLP transmit channel enable register partition D
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
XCERD
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Read returns 0x0.
R
0x0000
15:0
XCERD
Transmit Channel Enable
RW
0x0000
XCERD n=0 Disables transmission of n-th channel in an
even-numbered block in partition D
XCERD n=1 Enables transmission of n-th channel in an
even-numbered block in partition D
Table 21-85. Register Call Summary for Register MCBSPLP_XCERD_REG
McBSP Functional Description
•
McBSP Register Manual
•
McBSP Register Mapping Summary
:
Table 21-86. MCBSPLP_RCERE_REG
Address Offset
0x0000 005C
Physical Address
0x4807 405C
Instance
McBSP1
0x4809 605C
McBSP5
0x4902 205C
McBSP2
0x4902 405C
McBSP3
0x4902 605C
McBSP4
Description
McBSPLP receive channel enable register partition E
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RCERE
3182
Multi-Channel Buffered Serial Port
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated