
Public Version
www.ti.com
McBSP Register Manual
Table 21-74. MCBSPLP_XCERB_REG
Address Offset
0x0000 0044
Physical Address
0x4807 4044
Instance
McBSP1
0x4809 6044
McBSP5
0x4902 2044
McBSP2
0x4902 4044
McBSP3
0x4902 6044
McBSP4
Description
McBSPLP transmit channel enable register partition B
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
XCERB
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Read returns 0x0.
R
0x0000
15:0
XCERB
Transmit Channel Enable
RW
0x0000
XCERB n=0 Disables transmission of n-th channel in an
even-numbered block in partition B
XCERB n=1 Enables transmission of n-th channel in an
even-numbered block in partition B
Table 21-75. Register Call Summary for Register MCBSPLP_XCERB_REG
McBSP Functional Description
•
•
Using Two Partitions (Legacy Only)
McBSP Register Manual
•
McBSP Register Mapping Summary
:
Table 21-76. MCBSPLP_PCR_REG
Address Offset
0x0000 0048
Physical Address
0x4807 4048
Instance
McBSP1
0x4809 6048
McBSP5
0x4902 2048
McBSP2
0x4902 4048
McBSP3
0x4902 6048
McBSP4
Description
McBSPLP pin control register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
FSXP
FSRP
FSXM
FSRM
XIOEN
RIOEN
CLKXP
CLKRP
CLKXM
CLKRM
SCLKME
IDLE_EN
DX_STAT
DR_STAT
CLKS_STAT
3177
SWPU177N – December 2009 – Revised November 2010
Multi-Channel Buffered Serial Port
Copyright © 2009–2010, Texas Instruments Incorporated