Public Version
www.ti.com
MMU Register Manual
Bits
Field Name
Description
Type
Reset
31:12
PHYSICALADDRESS
Physical address of the page
R
0x00000
11:10
Reserved
Reads return 0.
R
0x0
9
ENDIANNESS
Endianness of the page
R
0
0x0:
Little endian
0x1:
Big endian - must not be used (locked on little endian)
8:7
ELEMENTSIZE
Element size of the page (8, 16, 32 bits or no translation)
R
0x0
0x0:
8 bits
0x1:
16 bits
0x2:
32 bits
0x3:
No translation
6
MIXED
Mixed page attribute (use CPU element size)
R
0
0x0:
Use TLB element size
0x1:
Use CPU element size
5:0
Reserved
Reads return 0. Write 0s for future compatibility.
R
0x00
Table 15-43. Register Call Summary for Register MMU_READ_RAM
Basic Programming Model
•
MMU Register Manual
•
Table 15-44. MMU_EMU_FAULT_AD
Address Offset
0x070
Physical address
0x480B D470
Instance
MMU1 (Camera ISP MMU)
0x5D00 0070
MMU2 (IVA2.2 MMU)
Description
This register contains the last virtual address of a fault caused by the debugger.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
EMUFAULTADDRESS
Bits
Field Name
Description
Type
Reset
31:0
EMUFAULTADDRESS
Virtual address of the last emulator access that generated a fault
R
0x00000000
Table 15-45. Register Call Summary for Register MMU_EMU_FAULT_AD
MMU Integration
•
:
MMU Register Manual
•
2699
SWPU177N – December 2009 – Revised November 2010
Memory Management Units
Copyright © 2009–2010, Texas Instruments Incorporated