Public Version
www.ti.com
MMU Register Manual
Table 15-23. Register Call Summary for Register MMU_CNTL
MMU Functional Description
•
Basic Programming Model
•
Writing TLB entries statically
•
Programming the MMU dynamically
:
MMU Register Manual
•
Table 15-24. MMU_FAULT_AD
Address Offset
0x048
Physical address
0x480B D448
Instance
MMU1 (Camera ISP MMU)
0x5D00 0048
MMU2 (IVA2.2 MMU)
Description
This register contains the virtual address that generated the interrupt.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
FAULTADDRESS
Bits
Field Name
Description
Type
Reset
31:0
FAULTADDRESS
Virtual address of the access that generated a fault
R
0x00000000
Table 15-25. Register Call Summary for Register MMU_FAULT_AD
MMU Integration
•
:
MMU Functional Description
•
:
Basic Programming Model
•
Writing TLB entries statically
MMU Register Manual
•
Table 15-26. MMU_TTB
Address Offset
0x04C
Physical address
0x480B D44C
Instance
MMU1 (Camera ISP MMU)
0x5D00 004C
MMU2 (IVA2.2 MMU)
Description
This register contains the resolution table base address.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
TTBADDRESS
Reserved
Bits
Field Name
Description
Type
Reset
31:7
TTBADDRESS
Translation table base address
RW
0x0000000
6:0
Reserved
Reads return 0. Write 0s for future compatibility.
R
0x00
Table 15-27. Register Call Summary for Register MMU_TTB
Basic Programming Model
•
Programming the MMU dynamically
:
MMU Register Manual
•
2693
SWPU177N – December 2009 – Revised November 2010
Memory Management Units
Copyright © 2009–2010, Texas Instruments Incorporated