Public Version
www.ti.com
SCM Register Manual
Table 13-263. CONTROL_WKUP_CTRL
Address Offset
0x0000 0000
Physical Address
Instance
GENERAL_WKUP
0x48002A5C
Description
register description
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
GPIO_IO_PWRDNZ
MM_FSUSB3_TXEN_N_OUT_POLARITY_CTRL
MM_FSUSB2_TXEN_N_OUT_POLARITY_CTRL
MM_FSUSB1_TXEN_N_OUT_POLARITY_CTRL
GPIO_1_IN_SEL_SAD2D_NRESWARM_IN_SEL
Bits
Field Name
Description
Type
Reset
31:7
RESERVED
Reserved field
R
0
6
GPIO_IO_PWRDNZ
Software must keep this signal 0 whenever SIM_VDDS
RW
0x0
voltage is changing.
When GPIO_IO_PWRDNZ is 0, input and output buffers
in the gpio126, gpio127, and gpio129 associated
exteneded-drain I/O cell are disabled. Pad can be pulled
down by asserting the PIPD pin.
5
GPIO_1_IN_SEL_SAD2D_NRES Mux select for GPIO1/SAD2D_NRESWARM bit
RW
0
WARM_IN_SEL
4:3
RESERVED
Reserved field
R
0x0
2
MM_FSUSB3_TXEN_N_OUT_P
Polarity control for TXEN signal of multimode USB
RW
0
OLARITY_CTRL
interface port3
0 : Active low
1 : Active high
1
MM_FSUSB2_TXEN_N_OUT_P
Polarity control for TXEN signal of multimode USB
RW
0
OLARITY_CTRL
interface port2
0 : Active low
1 : Active high
0
MM_FSUSB1_TXEN_N_OUT_P
Polarity control for TXEN signal of multimode USB
RW
0
OLARITY_CTRL
interface port1
0 : Active low
1 : Active high
Table 13-264. Register Call Summary for Register CONTROL_WKUP_CTRL
SCM Functional Description
•
Extended-Drain I/O Pin and PBIAS Cells
:
SCM Programming Model
•
Extended-Drain I/Os and PBIAS Cells Programming Guide
SCM Register Manual
•
:
•
GENERAL_WKUP Register Description
:
2635
SWPU177N – December 2009 – Revised November 2010
System Control Module
Copyright © 2009–2010, Texas Instruments Incorporated