Public Version
SCM Functional Description
www.ti.com
Table 13-26. Signal Group Parameter Controls to Different Interface I/O Pads Mapping (continued)
Pad Group Configurable
Bit Fields for Pad Group
Pads in Group
Type of I/O Group-Associated
Interface
Control
Control Bit Fields
CONTROL.
sys_offmode
[18:17]PRG_OFFMO
DE_SC;
CONTROL.
[16:15]PRG_OFFMO
DE_LB
CONTROL.
sys_clkout1
[14:13]PRG_CLKOUT
1_SC;
CONTROL.
[12:11]PRG_CLKOUT
1_LB
CONTROL.
gpio_128
[9:8]PRG_GPIO_128_
SC;
CONTROL.
[7:6]PRG_GPIO_128_
LB
13.4.8 Protection Status Registers
lists the status registers.
Table 13-27. Protection Status Registers
Physical Address
Register Name
Description
Access
0x4800 22E4
Protection error status register
Public (R)
0x4800 22E8
Protection error status register
Public (R)
debug
These registers do not depend on the device type.
The CONTROL.
, and
CONTROL.
registers can be read in public mode, but cannot
be written.
These bits are cleared when the L3 and L4 firewall embedded error log registers are cleared. All bits in
these registers reflect device internal events related to the device protection.
On a specific event (signal rising edge), the corresponding bit is set. On a rising edge, the input signal
must stay high for at least two interface clocks periods to be recognized. Software must clear each bit
after reviewing the events.
When a protection violation occurs, the following bits are set:
•
In application mode:
–
[00] = OCM-ROM protection violation
–
[01] = OCM-RAM protection violation
–
[02] = GPMC protection violation
–
[04] = SMS protection violation
–
[06] = IVA2.2 protection violation
–
[07] = L4-Core protection violation
–
[12] = L3 RT protection violation
–
[15] = D2D protection violation
–
[16] = L4-Peri protection violation
–
[17] = L4-Emu protection violation
•
In debug mode:
–
[00] = OCM-ROM protection violation
–
[01] = OCM-RAM protection violation
2484
System Control Module
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated