Public Version
SDMA Register Manual
www.ti.com
Table 11-19. Register Call Summary for Register DMA4_IRQSTATUS_Lj
SDMA Integration
•
:
SDMA Functional Description
•
:
SDMA Register Manual
•
:
Table 11-20. DMA4_IRQENABLE_Lj
Address Offset
0x0000 0018 + (j * 0x4)
Index
j = 0 to 3
Physical Address
0x4805 6018 + (j * 0x4)
Instance
SDMA
Description
The interrupt enable register allows to mask/unmask the module internal sources of interrupt, on line Lj
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CH_31_0_Lj_EN
Bits
Field Name
Description
Type
Reset
31:0
CH_31_0_Lj_EN
Channel Interrupt on Lj mask/unmask : to Mask/Unmask
RW
0x00000000
a channel i interrupt on Lj the user writes 0/1 on the bit
field i.
0x0: Channel Interrupt Lj is masked
0x1: Channel Interrupt Lj generates an interrupt when it
occurs
Table 11-21. Register Call Summary for Register DMA4_IRQENABLE_Lj
SDMA Integration
•
:
SDMA Functional Description
•
:
SDMA Basic Programming Model
•
SDMA Register Manual
•
:
Table 11-22. DMA4_SYSSTATUS
Address Offset
0x0000 0028
Physical Address
0x4805 6028
Instance
SDMA
Description
The register provides status information about the module excluding the interrupt status information (see
interrupt status register)
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESETDONE
2376
SDMA
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated