Public Version
www.ti.com
General-Purpose Memory Controller
Bits
Field Name
Description
Type
Reset
31:0
GPMC_NAND_ADDRESS
This register is not a true register, just an address
W
n/a
location.
Table 10-66. Register Call Summary for Register GPMC_NAND_ADDRESS_i
General-Purpose Memory Controller
•
NAND Device Basic Programming Model
•
Table 10-67. GPMC_NAND_DATA_i
Address Offset
0x0000 0084 + (0x0000 0030 * i)
Index
i = 0 to 7
Physical Address
0x6E00 0084 + (0x0000 0030 * i)
Instance
GPMC
Description
This register is not a true register, just an address location.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
GPMC_NAND_DATA
Bits
Field Name
Description
Type
Reset
31:0
GPMC_NAND_DATA
This register is not a true register, just an address location.
W
n/a
Table 10-68. Register Call Summary for Register GPMC_NAND_DATA_i
General-Purpose Memory Controller
•
NAND Device Basic Programming Model
•
•
:
Table 10-69. GPMC_PREFETCH_CONFIG1
Address Offset
0x0000 01E0
Physical Address
0x6E00 01E0
Instance
GPMC
Description
Prefetch engine configuration 1
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
FIFOTHRESHOLD
DMAMODE
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
ACCESSMODE
ENABLEENGINE
SYNCHROMODE
WAITPINSELECTOR
CYCLEOPTIMIZATION
ENGINECSSELECTOR
PFPWWEIGHTEDPRIO
PFPWENROUNDROBIN
ENABLEOPTIMIZEDACCESS
2213
SWPU177N – December 2009 – Revised November 2010
Memory Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated