Public Version
www.ti.com
General-Purpose Memory Controller
Bits
Field Name
Description
Type
Reset
0
FIFOEVENTSTATUS
Status of the FIFOEvent interrupt
RW
0x0
Read 0x0: Indicates than less than FIFOThreshold bytes are
available in prefetch mode and less than FIFOThreshold bytes
free places are available in write-posting mode.
Write 0x0: FIFOEVENTSTATUS bit unchanged
Read 0x1: Indicates than at least FIFOThreshold bytes are
available in prefetch mode and at least FIFOThreshold bytes
free places are available in write-posting mode.
Write 0x1: FIFOEVENTSTATUS bit is reset
Table 10-36. Register Call Summary for Register GPMC_IRQSTATUS
General-Purpose Memory Controller
•
NAND Device Basic Programming Model
•
Table 10-37. GPMC_IRQENABLE
Address Offset
0x0000 001C
Physical Address
0x6E00 001C
Instance
GPMC
Description
The interrupt enable register allows to mask/unmask the module internal sources of interrupt, on a
event-by-event basis.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
FIFOEVENTENABLE
WAIT3EDGEDETECTIONENABLE
WAIT2EDGEDETECTIONENABLE
WAIT1EDGEDETECTIONENABLE
WAIT0EDGEDETECTIONENABLE
TERMINALCOUNTEVENTENABLE
Bits
Field Name
Description
Type
Reset
31:12
RESERVED
Write 0s for future compatibility. Read returns 0s.
RW
0x00000
11
WAIT3EDGEDETECTION
Enables the Wait3 Edge Detection interrupt
RW
0x0
ENABLE
0x0: Wait3EdgeDetection interrupt is masked
0x1: Wait3EdgeDetection event generates an interrupt if occurs
10
WAIT2EDGEDETECTION
Enables the Wait2 Edge Detection interrupt
RW
0x0
ENABLE
0x0: Wait2EdgeDetection interrupt is masked
0x1: Wait2EdgeDetection event generates an interrupt if occurs
9
WAIT1EDGEDETECTION
Enables the Wait1 Edge Detection interrupt
RW
0x0
ENABLE
0x0: Wait1EdgeDetection interrupt is masked
0x1: Wait1EdgeDetection event generates an interrupt if occurs
8
WAIT0EDGEDETECTION
Enables the Wait0 Edge Detection interrupt
RW
0x0
ENABLE
0x0: Wait0EdgeDetection interrupt is masked
0x1: Wait0EdgeDetection event generates an interrupt if occurs
7:2
RESERVED
Write 0s for future compatibility. Read returns 0s.
RW
0x00
2199
SWPU177N – December 2009 – Revised November 2010
Memory Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated