Public Version
L3 Interconnect
www.ti.com
Table 9-96. Reset Value for L3_PM_ADDR_MATCH_k
PM
Region
BASE ADDRESS
LEVEL
SIZE
ADDR_SPACE
PM_RT
1
0x040
0x1
0x06
0x0
PM_GPMC
1
0x000
0x0
0x23
0x0
2
0x000
0x0
0x00
0x0
3
0x000
0x0
0x00
0x0
4
0x000
0x0
0x00
0x0
5
0x000
0x0
0x00
0x0
6
0x000
0x0
0x00
0x0
7
0x000
0x0
0x00
0x0
PM_OCM_RAM
1
0x000
0x0
0x00
0x0
2
0x03E
0x0
0x02
0x0
3
0x000
0x0
0x00
0x0
4
0x000
0x0
0x00
0x0
5
0x000
0x0
0x00
0x0
6
0x000
0x0
0x00
0x0
7
0x000
0x0
0x00
0x0
PM_OCM_ROM
1
0x050
0x0
0x05
0x0
2
0x000
0x0
0x00
0x0
3
0x000
0x0
0x00
0x0
PM_MAD2D
1
0x000
0x0
0x00
0x0
2
0x000
0x0
0x00
0x0
3
0x000
0x0
0x00
0x0
4
0x000
0x0
0x00
0x0
5
0x000
0x0
0x00
0x0
6
0x000
0x0
0x00
0x0
7
0x000
0x0
0x00
0x0
PM_IVA2
1
0x000
0x0
0x00
0x0
2
0x000
0x0
0x00
0x0
3
0x000
0x0
0x00
0x0
9.2.5.5
Sideband Interconnect (SI)
This section describes the sideband interconnect register block.
lists the SI registers and their physical addresses.
through
describe the individual registers in the module instance.
Table 9-97. SI Register Summary
Register Name
Type
Register
Address Offset
Physical Address
Width (Bits)
RW
64
0x020
0x6800 0420
R
64
0x110
0x6800 0510
R
64
0x130
0x6800 0530
9.2.5.5.1 Sideband Interconnect (SI) Registers Description
2052
Interconnect
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated