
Public Version
www.ti.com
Display Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
23:16
REG_RXTRIGGERES Default: 01011101
RW
0x5D
C2
15:8
REG_RXTRIGGERES Default: 00100001
RW
0x21
C1
7:0
REG_RXTRIGGERES Default: 10100000
RW
0xA0
C0
Table 7-443. Register Call Summary for Register DSI_PHY_REGISTER4
Display Subsystem Functional Description
•
•
:
•
Display Subsystem Register Manual
•
DSI_PHY Register Mapping Summary
Table 7-444. DSI_PHY_REGISTER5
Address Offset
0x0000 0014
Physical Address
0x4804 FE14
Instance
DSI_PHY
Description
Reset done bits
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESETDONESCPCLK
RESETDONEPWRCLK
RESETDONETXCLKESC2
RESETDONETXBYTECLK
RESETDONETXCLKESC1
RESETDONETXCLKESC0
Bits
Field Name
Description
Type
Reset
31
RESETDONETXBYT
RESETDONETXBYTECLK
R
0
ECLK
0x0: No reset
0x1: Reset done for the TXBYTECLK domain
30
RESETDONESCPCL
RESETDONESCPCLK
R
0
K
0x0: No reset
0x1: Reset done for the SCP clock domain
29
RESETDONEPWRCL
RESETDONEPWRCLK
R
0
K
0x0: No reset
0x1: Reset done for the PWR clock domain
28:27
RESERVED
Read-only register. Read returns 0.
R
0
26
RESETDONETXCLK
RESETDONETXCLKESC2
R
0
ESC2
0x0: No reset
0x1: Reset done for the TXCLKESC domain for lane 2
25
RESETDONETXCLK
RESETDONETXCLKESC1
R
0
ESC1
1957
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated