Public Version
www.ti.com
Display Subsystem Register Manual
Table 7-352. VENC_FID_INT_START_X_FID_INT_START_Y
Address Offset
0xA0
Physical address
0x4805 0CA0
Instance
VENC
Description
VENC_FID_INT_START_X and FID_INT_START_Y
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
FID_INT_START_Y
Reserved
FID_INT_START_X
Bits
Field Name
Description
Type
Reset
31:26
Reserved
Reserved. Read returns 0s.
RW
0x00
25:16
FID_INT_START_Y
FID internal start. These bits define FID internal start line value
RW
0x001
15:10
Reserved
Reserved. Read returns 0s.
RW
0x00
9:0
FID_INT_START_X
FID internal start. These bits define FID internal start pixel value
RW
0x08A
Table 7-353. Register Call Summary for Register VENC_FID_INT_START_X_FID_INT_START_Y
Display Subsystem Basic Programming Model
•
Video Encoder Register Settings
Display Subsystem Register Manual
•
Video Encoder Register Mapping Summary
:
Table 7-354. VENC_FID_INT_OFFSET_Y_FID_EXT_START_X
Address Offset
0xA4
Physical address
0x4805 0CA4
Instance
VENC
Description
VENC FID_INT_OFFSET_Y and FID_EXT_START_X
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
FID_EXT_START_X
Reserved
FID_INT_OFFSET_Y
Bits
Field Name
Description
Type
Reset
31:26
Reserved
Reserved. Read returns 0s.
RW
0x00
25:16
FID_EXT_START_X
FID external start. These bits define FID external start pixel value
RW
0x1AC
15:10
Reserved
Reserved. Read returns 0s.
RW
0x00
9:0
FID_INT_OFFSET_Y
FID internal offset. These bits define FID internal offset linel value
RW
0x106
Table 7-355. Register Call Summary for Register VENC_FID_INT_OFFSET_Y_FID_EXT_START_X
Display Subsystem Basic Programming Model
•
Video Encoder Register Settings
Display Subsystem Register Manual
•
Video Encoder Register Mapping Summary
:
1903
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated