Public Version
www.ti.com
Display Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
31:27
Reserved
Reserved. Read returns 0s.
RW
0x00
26:16
EAVID
End of active video. These bits define the ending pixel position on a
RW
0x693
horizontal display line where active video will be displayed.
15:11
Reserved
Reserved. Read returns 0s.
RW
0x00
10:0
SAVID
Start of active video. These bits define the starting pixel position on a
RW
0x0F4
horizontal line where active video will be displayed.
Table 7-329. Register Call Summary for Register VENC_SAVID_EAVID
Display Subsystem Basic Programming Model
•
Video Encoder Register Settings
Display Subsystem Register Manual
•
Video Encoder Register Mapping Summary
:
•
Table 7-330. VENC_FLEN_FAL
Address Offset
0x68
Physical address
0x4805 0C68
Instance
VENC
Description
VENC FLEN and FAL
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
FAL
Reserved
FLEN
Bits
Field Name
Description
Type
Reset
31:25
Reserved
Reserved. Read returns 0s.
RW
0x00
24:16
FAL
First Active Line of Field. These bits define the first active line of a field
RW
0x016
15:10
Reserved
Reserved. Read returns 0s.
RW
0x00
9:0
FLEN
Field length. These bits define the number of half_lines in each field.
RW
0x20C
Length of field = (FLEN + 1) half_lines
Table 7-331. Register Call Summary for Register VENC_FLEN_FAL
Display Subsystem Basic Programming Model
•
Video Encoder Register Settings
Display Subsystem Register Manual
•
Video Encoder Register Mapping Summary
:
•
Table 7-332. VENC_LAL_PHASE_RESET
Address Offset
0x6C
Physical address
0x4805 0C6C
Instance
VENC
Description
VENC LAL and PHASE_RESET
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
PRES
Reserved
LAL
SBLANK
1897
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated