Public Version
Camera ISP Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
7:0
TCLK_SETTLE
Tclk-settle timing parameter in multiples of
RW
0x0E
CSI2_96M_FCLK period.
Derived requirement from DSI_PHY spec = 145 ns –435
ns.
Effective Ths-settle = synchonizer delay + timer delay +
LPRx delay + combinatorial routing delay
~ (1–2)*CSI2_96 Tclk- ~ (1–15) ns.
Programmed value = max(3, ceil(155
ns/CSI2_96M_FCLK period)–1).
Default value: 14 for 96 MHz.
Note: 5 percent clock frequency tolerance
Table 6-692. Register Call Summary for Register CSIPHY_REG1
Camera ISP Basic Programming Model
•
Camera ISP CSIPHY Initialization for Work With CSI2 Receiver
Camera ISP Register Manual
•
Camera ISP CSIPHY Register Summary
Table 6-693. CSIPHY_REG2
Address Offset
0x0000 0008
Physical Address
Instance
See
See
Description
Third register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CCP2_SYNC_PATTERN
TRIGGER_CMD_RXTRIGESC0
TRIGGER_CMD_RXTRIGESC1
TRIGGER_CMD_RXTRIGESC2
TRIGGER_CMD_RXTRIGESC3
Bits
Field Name
Description
Type
Reset
31:30
TRIGGER_CMD_RXTRIGESC0
Mapping of Trigger escape entry command to PPI output
RW
0x0
RXTRIGGERESC0
29:28
TRIGGER_CMD_RXTRIGESC1
Mapping of Trigger escape entry command to PPI output
RW
0x0
RXTRIGGERESC1
27:26
TRIGGER_CMD_RXTRIGESC2
Mapping of Trigger escape entry command to PPI output
RW
0x0
RXTRIGGERESC2
25:24
TRIGGER_CMD_RXTRIGESC3
Mapping of Trigger escape entry command to PPI output
RW
0x0
RXTRIGGERESC3
23:0
CCP2_SYNC_PATTERN
CCP2 mode sync pattern in byte order
R
0x0000FF
Table 6-694. Register Call Summary for Register CSIPHY_REG2
Camera ISP Basic Programming Model
•
Camera ISP CSIPHY Initialization for Work With CSI2 Receiver
Camera ISP Register Manual
•
Camera ISP CSIPHY Register Summary
1556Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated