Public Version
Camera ISP Register Manual
www.ti.com
Table 6-682. Register Call Summary for Register CSI2_CTx_CTRL3 (continued)
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
6.6.10.3 Camera ISP CSI2 REGS2 Register Summary
Table 6-683. CAMERA_ISP_CSI2_REGS2 Registers Mapping Summary
Register Name
Type
Register Width
Address Offset
CAMERA_ISP_CSI
CAMERA_ISP_CSI
(Bits)
2A_REGS2 L3
2C_REGS2 L3
Base Address
Base Address
RW
32
0x0000 0000 + (x *
0x480B D9C0 + (x * 0x480B DDC0 + (x *
0x8)
0x8)
0x8)
RW
32
0x0000 0004 + (x *
0x480B D9C4 + (x * 0x480B DDC4 + (x *
0x8)
0x8)
0x8)
6.6.10.4 Camera ISP CSI2 REGS2 Register Description
Table 6-684. CSI2_CTx_TRANSCODEH
Address Offset
0x0000 0000 + (x * 0x8)
Index
x = 0 to 7
Physical Address
See
Description
Transcode configuration register: defines horizontal frame cropping
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
HCOUNT
HSKIP
RESERVED
RESERVED
Bits
Field Name
Description
Type
Reset
31:29
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
28:16
HCOUNT
Pixels to output per line when the values is between 1
RW
0x0000
and 8191.
Pixels HSKIP-WIDTH pixels are output when
HCOUNT=0.
WIDTH corresponds to the image width provided by the
sensor.
15:13
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
12:0
HSKIP
Pixel to skip horizontally.
RW
0x0000
Valid values: 0-8191
Table 6-685. Register Call Summary for Register CSI2_CTx_TRANSCODEH
Camera ISP Functional Description
•
Camera ISP CSI2 RAW Image Transcoding with DPCM and A-law Compression
Camera ISP Register Manual
•
Camera ISP CSI2 REGS2 Register Summary
1552
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated