Public Version
www.ti.com
Camera ISP Register Manual
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
LE_IRQ
LS_IRQ
FE_IRQ
FS_IRQ
CS_IRQ
RESERVED
LINE_NUMBER_IRQ
FRAME_NUMBER_IRQ
ECC_CORRECTION_IRQ
Bits
Field Name
Description
Type
Reset
31:9
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x000000
8
ECC_CORRECTION_IRQ
Context - ECC has been used to correct the only 1-bit
RW
0
error (long packet only).
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
7
LINE_NUMBER_IRQ
Context - Line number is reached.
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
6
FRAME_NUMBER_IRQ
Context - Frame counter reached.
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
5
CS_IRQ
Context - Check-Sum of the payload mismatch detection
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
4
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0
3
LE_IRQ
Context - Line end sync code detection.
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
2
LS_IRQ
Context - Line start sync code detection.
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
1
FE_IRQ
Context - Frame end sync code detection.
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
0
FS_IRQ
Context - Frame start sync code detection.
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
Table 6-678. Register Call Summary for Register CSI2_CTx_IRQENABLE
Camera ISP Integration
•
[0] [1] [2] [3] [4] [5] [6] [7] [8]
Camera ISP Functional Description
•
:
•
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
1549
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated