Public Version
www.ti.com
Camera ISP Register Manual
Table 6-661. CSI2_COMPLEXIO1_IRQENABLE
Address Offset
0x0000 0060
Physical Address
Instance
See
See
Description
INTERRUPT ENABLE REGISTER - All errors from associated PHY
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
ERRESC5
ERRESC4
ERRESC3
ERRESC2
ERRESC1
ERRSOTHS5
ERRSOTHS4
ERRSOTHS3
ERRSOTHS2
ERRSOTHS1
STATEULPM5
STATEULPM4
STATEULPM3
STATEULPM2
STATEULPM1
ERRCONTROL5
ERRCONTROL4
ERRCONTROL3
ERRCONTROL2
ERRCONTROL1
ERRSOTSYNCHS5
ERRSOTSYNCHS4
ERRSOTSYNCHS3
ERRSOTSYNCHS2
ERRSOTSYNCHS1
STATEALLULPMEXIT
STATEALLULPMENTER
Bits
Field Name
Description
Type
Reset
31:27
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00
26
STATEALLULPMEXIT
At least one of the active lanes has exit the ULPM
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
25
STATEALLULPMENTER
All active lanes are entering in ULPM.
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
24
STATEULPM5
Lane #5 in Ultra Low Power Mode
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
23
STATEULPM4
Lane #4 in Ultra Low Power Mode
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
22
STATEULPM3
Lane #3 in Ultra Low Power Mode
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
21
STATEULPM2
Lane #2 in Ultra Low Power Mode
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
20
STATEULPM1
Lane #1 in Ultra Low Power Mode
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
19
ERRCONTROL5
Control error for lane #5
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
18
ERRCONTROL4
Control error for lane #4
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
17
ERRCONTROL3
Control error for lane #3
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
1537
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated