Public Version
www.ti.com
Camera ISP Register Manual
Bits
Field Name
Description
Type
Reset
15:14
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
13:0
VSIZE
Vertical size
RW
0x0000
Table 6-303. Register Call Summary for Register HIST_H_V_INFO
Camera ISP Functional Description
•
Camera ISP Histogram Input Interface
Camera ISP Basic Programming Model
•
Camera ISP Histogram Register Setup
Camera ISP Register Manual
•
Camera ISP HIST Register Summary
:
6.6.6 Camera ISP H3A Registers
6.6.6.1
Camera ISP H3A Register Summary
Table 6-304. ISP_H3A Register Summary
Register Name
Type
Register Width (Bits)
Address Offset
Physical Address
R
32
0x0000 0000
0x480B CC00
RW
32
0x0000 0004
0x480B CC04
RW
32
0x0000 0008
0x480B CC08
RW
32
0x0000 000C
0x480B CC0C
RW
32
0x0000 0010
0x480B CC10
RW
32
0x0000 0014
0x480B CC14
RW
32
0x0000 0018
0x480B CC18
RW
32
0x0000 001C
0x480B CC1C
RW
32
0x0000 0020
0x480B CC20
RW
32
0x0000 0024
0x480B CC24
RW
32
0x0000 0028
0x480B CC28
RW
32
0x0000 002C
0x480B CC2C
RW
32
0x0000 0030
0x480B CC30
RW
32
0x0000 0034
0x480B CC34
RW
32
0x0000 0038
0x480B CC38
RW
32
0x0000 003C
0x480B CC3C
RW
32
0x0000 0040
0x480B CC40
RW
32
0x0000 0044
0x480B CC44
RW
32
0x0000 0048
0x480B CC48
RW
32
0x0000 004C
0x480B CC4C
RW
32
0x0000 0050
0x480B CC50
RW
32
0x0000 0054
0x480B CC54
RW
32
0x0000 0058
0x480B CC58
RW
32
0x0000 005C
0x480B CC5C
6.6.6.2
Camera ISP H3A Register Description
1411
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated