
Public Version
www.ti.com
Camera ISP Register Manual
Bits
Field Name
Description
Type
Reset
5:0
X
X position, in pixels, of the first active pixel in reference
RW
0x00
to the first active paxel. Must be an even number.
Table 6-276. Register Call Summary for Register CCDC_LSC_INITIAL
Camera ISP Functional Description
•
Camera ISP CCDC Functional Operations
Camera ISP Basic Programming Model
•
Camera ISP CCDC Register Accessibility During Frame Processing
•
Camera ISP CCDC Image-Signal Processing
Camera ISP Register Manual
•
Camera ISP CCDC Register Summary
Table 6-277. CCDC_LSC_TABLE_BASE
Address Offset
0x0000 00A0
Physical Address
0x480B C6A0
Instance
ISP_CCDC
Description
LENS SHADING COMPENSATION TABLE BASE ADDRESS REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
BASE
Bits
Field Name
Description
Type
Reset
31:0
BASE
Table address in bytes. Table is 32-bit aligned so this
RW
0x00000000
register must be a multiple of 4.
This bit field sets the address of the gain table in
memory.
Table 6-278. Register Call Summary for Register CCDC_LSC_TABLE_BASE
Camera ISP Functional Description
•
Camera ISP CCDC Functional Operations
Camera ISP Basic Programming Model
•
Camera ISP CCDC Register Setup
•
Camera ISP CCDC Register Accessibility During Frame Processing
•
Camera ISP CCDC Image-Signal Processing
Camera ISP Register Manual
•
Camera ISP CCDC Register Summary
Table 6-279. CCDC_LSC_TABLE_OFFSET
Address Offset
0x0000 00A4
Physical Address
0x480B C6A4
Instance
ISP_CCDC
Description
LENS SHADING COMPENSATION TABLE OFFSET REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
OFFSET
1403
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated