
Public Version
Camera ISP Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
0
R656ON
ITU-R BT656 interface enable
RW
0x0
0x0: Disable
0x1: Enable
Table 6-252. Register Call Summary for Register CCDC_REC656IF
Camera ISP Environment
•
Camera ISP ITU-R BT.656 Protocol and Data Formats (8, 10 Bits)
Camera ISP Functional Description
•
:
•
Camera ISP CCDC Functional Operations
Camera ISP Basic Programming Model
•
Camera ISP CCDC Register Setup
•
Camera ISP CCDC Image-Sensor Configuration
:
•
Camera ISP CCDC Image-Signal Processing
Camera ISP Register Manual
•
Camera ISP CCDC Register Summary
•
Camera ISP CCDC Register Description
:
Table 6-253. CCDC_CFG
Address Offset
0x0000 0054
Physical Address
0x480B C654
Instance
ISP_CCDC
Description
CONFIGURATION REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
FIDMD
VDLC
BSWD
BW656
Y8POS
MSBINVI
WENLOG
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Write 0s for future compatibility.
RW
0x0000
Reads returns 0.
15
VDLC
Enable latching function registers on the internal VS sync
RW
0x0
pulse.
If this bit is set, all the register fields that are VS pulse
latched take on new values immediately. Care should be
taken not to alter fields that can cause undesired
behavior to the output data
NOTE: In ISP2 that is in the legacy device, this bit must
be set to 1 by software if the CCDC is to be used. If
CCDCFG.VDLC remains set to 0 (default), indeterminate
results may occur for ANY register access in the CCDC.
For details, see
, Basic Programming Model.
0x0: Latched on VS
0x1: Not latched on VS
14
RESERVED
Write 0s for future compatibility.
RW
0x0
Reads returns 0.
13
MSBINVI
MSB of chroma input signal stored to memory inverted.
RW
0x0
0x0: Normal
0x1: MSB inverted
1392
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated