Public Version
Camera ISP Register Manual
www.ti.com
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
LEVH
LEVL
RESERVED
BLANKING
RESERVED
RESERVED
Bits
Field Name
Description
Type
Reset
31
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
30:24
LEVH
Controls generation of MFlag[1:0]:
RW
0x00
00: FIFO_LEV<=LEVL
01: Unused
10: LEVL<FIFO_LEV and FIFO_LEV<=LEVH
11: LEVH<FIFO_LEV
Allowed values 0..FIFO_SIZE
23
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
22:16
LEVL
Controls generation of MFlag[1:0]:
RW
0x00
00: FIFO_LEV<=LEVL
01: Unused
10: LEVL<FIFO_LEV and FIFO_LEV<=LEVH
11: LEVH<FIFO_LEV
Allowed values 0..FIFO_SIZE
15:2
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0000
1:0
BLANKING
Controls the number of clock pulses provided during
RW
0x0
vertical and horizontal clock periods
When the blanking period provided by the camera is
lower than the value set here, the blanking period is
shortened by the CCP2_RECEIVER to prevent internal
FIFO overflow. Software must increase the sensor
blanking period in that case.
0x0: 4 video port clock cycles
0x1: 16 video port clock cycles
0x2: 64 video port clock cycles
0x3: Free-running
Table 6-171. Register Call Summary for Register CCP2_CTRL1
Camera ISP Register Manual
•
Camera ISP CCP2 Register Summary
Table 6-172. CCP2_LCx_CTRL
Address Offset
0x0000 0050 + (x * 0x30)
Index
x = 0 to 3
Physical Address
0x480B C450 + (x * 0x30)
Instance
ISP_CCP2
Description
CONTROL REGISTER - LOGICAL CHANNEL x. This register controls logical channel x. This register is
shadowed; modifications are taken into account after the next FSC synchronization code.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
COUNT
RESERVED
ALPHA
FORMAT
CRC_EN
CHAN_EN
REGION_EN
PING_PONG
DPCM_PRED
COUNT_UNLOCK
1358
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated