Public Version
www.ti.com
Camera ISP Register Manual
Bits
Field Name
Description
Type
Reset
4
IRQ_CBUFF1_INVALID
Invalid access.
RW
0x0
0x0: interrupt is masked
0x1: Interrupt is enabled
3
IRQ_CBUFF1_READY
The CPUW1 physical buffer is ready to be accessed by
RW
0x0
the CPU.
0x0: interrupt is masked
0x1: Interrupt is enabled
2
IRQ_CBUFF0_OVR
Buffer overflow event.
RW
0x0
0x0: interrupt is masked
0x1: Interrupt is enabled
1
IRQ_CBUFF0_INVALID
Invalid access.
RW
0x0
0x0: interrupt is masked
0x1: Interrupt is enabled
0
IRQ_CBUFF0_READY
The CPUW0 physical buffer is ready to be accessed by
RW
0x0
the CPU.
0x0: interrupt is masked
0x1: Interrupt is enabled
Table 6-128. Register Call Summary for Register CBUFF_IRQENABLE
Camera ISP Integration
•
Camera ISP Register Manual
•
Camera ISP CBUFF Register Summary
Table 6-129. CBUFFx_CTRL
Address Offset
0x0000 0020 + (x * 0x4)
Index
x = 0 to 1
Physical Address
0x480B C120 + (x * 0x4)
Instance
ISP_CBUFF
Description
Circular buffer x control register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
BCF
DONE
ENABLE
WCOUNT
RWMODE
ALLOW_NW_EQ_CPUW
Bits
Field Name
Description
Type
Reset
31:10
RESERVED
Write 0s for future compatibility.
RW
0x000000
Reads returns 0.
9:8
WCOUNT
Window count
RW
0x0
0x0: 2 windows
0x1: 4 windows
0x2: 8 windows
0x3: 16 windows
1333
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated