SAPH and SAPH_A Registers
532
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sequencer for Acquisition, Programmable Pulse Generator, and Physical
Interface (SAPH, SAPH_A)
21.8.15 SAPHCH0TT/SAPH_ACH0TT Register (Offset = 24h) [reset = 0h]
SAPHCH0TT/SAPH_ACH0TT is shown in
and described in
Return to
SWG0 (CH0_OUT termination switch) Trim Register.
Figure 21-35. SAPHCH0TT/SAPH_ACH0TT Register
15
14
13
12
11
10
9
8
RESERVED
R/W-0h
7
6
5
4
3
2
1
0
RESERVED
CH0TT
R/W-0h
R/W-0h
Table 21-20. SAPHCH0TT/SAPH_ACH0TT Register Field Descriptions
Bit
Field
Type
Reset
Description
15-4
RESERVED
R/W
0h
3-0
CH0TT
R/W
0h
SWG0 trim register. Write access is allowed only when
SAPHTACTL.UNLOCK=1. For secure the trim value, it is
recommended to keep SAPHTACTL.UNLOCK=0 during normal
operation.
Reset type: BOR