MemoryMap Registers
106
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Clock System (CS) Module
3.3.3 CTL2 Register (Offset = 4h) [reset = 33h]
CTL2 is shown in
and described in
.
Return to the
Clock System Control 2 Register
Figure 3-7. CTL2 Register
15
14
13
12
11
10
9
8
RESERVED
SELA
R-0h
R/W-0h
7
6
5
4
3
2
1
0
RESERVED
SELS
RESERVED
SELM
R-0h
R/W-3h
R-0h
R/W-3h
Table 3-6. CTL2 Register Field Descriptions
Bit
Field
Type
Reset
Description
15-11
RESERVED
R
0h
Reserved. Always reads as 0.
10-8
SELA
R/W
0h
Selects the ACLK source
0h (R/W) = LFXTCLK : LFXTCLK when LFXT available, otherwise
VLOCLK.
1h (R/W) = VLOCLK : VLOCLK
2h (R/W) = LFMODCLK : LFMODCLK
7
RESERVED
R
0h
Reserved. Always reads as 0.
6-4
SELS
R/W
3h
Selects the SMCLK source
0h (R/W) = LFXTCLK : LFXTCLK when LFXT available, otherwise
VLOCLK.
1h (R/W) = VLOCLK : VLOCLK
2h (R/W) = LFMODCLK : LFMODCLK
3h (R/W) = DCOCLK : DCOCLK
4h (R/W) = MODCLK : MODCLK
5h (R/W) = HFXTCLK : HFXTCLK when HFXT available, otherwise
DCOCLK.
3
RESERVED
R
0h
Reserved. Always reads as 0.
2-0
SELM
R/W
3h
Selects the MCLK source
0h (R/W) = LFXTCLK : LFXTCLK when LFXT available, otherwise
VLOCLK
1h (R/W) = VLOCLK : VLOCLK
2h (R/W) = LFMODCLK : LFMODCLK
3h (R/W) = DCOCLK : DCOCLK
4h (R/W) = MODCLK : MODCLK
5h (R/W) = HFXTCLK : HFXTCLK when HFXT available, otherwise
DCOCLK