
AWR3_CSI
58
AWR4_CSI
58
FPGA3_DPHY0_CLK_P
FPGA3_DPHY0_CLK_N
FPGA3_DPHY0_D0_P
FPGA3_DPHY0_D0_N
FPGA3_DPHY0_D1_P
FPGA3_DPHY0_D1_N
FPGA3_DPHY0_D2_P
FPGA3_DPHY0_D2_N
FPGA3_DPHY0_D3_P
FPGA3_DPHY0_D3_N
AWR3_CSI
FPGA4_DPHY0_CLK_P
FPGA4_DPHY0_CLK_N
FPGA4_DPHY0_D0_P
FPGA4_DPHY0_D0_N
FPGA4_DPHY0_D1_P
FPGA4_DPHY0_D1_N
FPGA4_DPHY0_D2_P
FPGA4_DPHY0_D2_N
FPGA4_DPHY0_D3_P
FPGA4_DPHY0_D3_N
AWR4_CSI
58
I2C5
TDA_I2C5_SCL
I2C5
TDA_I2C5_SDA
58
UART_AWR3
58
UART_AWR4
TDA_UART3_AWR3_TXD
TDA_UART3_TXD
TDA_UART3_RXD
UART_AWR3
TDA_UART4_TXD
TDA_UART4_RXD
UART_AWR4
TDA_UART3_AWR4_TXD
TDA_UART3_AWR3_RXD
TDA_UART3_AWR4_RXD
58
AWR_PMIC_3V3_VD
58
AWR_SOP0
58
AWR_SOP1
58
AWR_SOP2
58
AWR_WARM_RST
58
AWR3_RESETN
58
AWR4_RESETN
Net Class i
Net Class i
ClassName: AWR3_CSI
ClassName: AWR4_CSI
TDA_I2C5_SCL
TDA_I2C5_SDA
AWR4_SPI_SCLK
AWR4_SPI_CS0N
AWR4_SPI_MOSI
AWR4_SPI_MISO
AWR3_SPI_CS0N
AWR3_SPI_MOSI
AWR3_SPI_MISO
AWR3_SPI_SCLK
58
AWR3_SPI_SCLK
58
AWR3_SPI_CS0N
58
AWR3_SPI_MOSI
58
AWR3_SPI_MISO
58
AWR4_SPI_SCLK
58
AWR4_SPI_CS0N
58
AWR4_SPI_MOSI
58
AWR4_SPI_MISO
Net Class i
Net Class i
ClassName: AWR3_SPI
ClassName: AWR4_SPI
58
AWR3_SPI_INT
58
AWR4_SPI_INT
FPGA3_DPHY0_CLK_P
FPGA3_DPHY0_CLK_N
FPGA3_DPHY0_D0_P
FPGA3_DPHY0_D0_N
FPGA3_DPHY0_D1_P
FPGA3_DPHY0_D1_N
FPGA3_DPHY0_D2_P
FPGA3_DPHY0_D2_N
FPGA3_DPHY0_D3_P
FPGA3_DPHY0_D3_N
FPGA4_DPHY0_CLK_P
FPGA4_DPHY0_CLK_N
FPGA4_DPHY0_D0_P
FPGA4_DPHY0_D0_N
FPGA4_DPHY0_D1_P
FPGA4_DPHY0_D1_N
FPGA4_DPHY0_D2_P
FPGA4_DPHY0_D2_N
FPGA4_DPHY0_D3_P
FPGA4_DPHY0_D3_N
TDA_GPIO2_10_AWR3_RESETN
TDA_GPIO2_11_AWR4_RESETN
TDA_GPIO7_25_AWR4_SPI_INT
AWR_POWER_GOOD_TDA_GPIO2_17
TDA_GPIO2_22_AWR_SOP0
TDA_GPIO2_25_AWR_SOP1
TDA_GPIO2_13_AWR_SOP2
TDA_GPIO2_12_AWR_WARM_RST
P1
P3
MH1
MH3
P2
P4
MH2
MH4
1
10
11
2
3
4
5
6
7
8
9
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
J18
Mates to AWR RF Board P2
Hirose_FX23-120S-0_5SV10
0
TP185
R309
TDA_I2C5_SDA
TDA_I2C5_SCL
AWR_CONN_TP6
AWR_CONN2_MON
AWR4_SPI_SCLK
AWR4_SPI_MOSI
AWR4_SPI_CS0N
AWR4_SPI_MISO
AWR3_WARM_RST
AWR3_SOP0
AWR3_SOP1
AWR3_SOP2
AWR3_SPI_SCLK
AWR3_SPI_MOSI
AWR3_SPI_CS0N
AWR3_SPI_MISO
AWR4_SOP2
AWR4_SOP0
AWR4_SOP1
AWR4_WARM_RST
TDA_UART3_AWR4_RXD
TDA_UART3_AWR4_TXD
TDA_UART3_AWR3_RXD
TDA_UART3_AWR3_TXD
TDA_GPIO7_25_AWR4_SPI_INT
TDA_GPIO2_22_AWR_SOP0
TDA_GPIO2_25_AWR_SOP1
TDA_GPIO2_13_AWR_SOP2
TDA_GPIO2_22_AWR_SOP0
TDA_GPIO2_25_AWR_SOP1
TDA_GPIO2_13_AWR_SOP2
TDA_GPIO2_10_AWR3_RESETN
TDA_GPIO2_11_AWR4_RESETN
TDA_GPIO2_12_AWR_WARM_RST
GND
GND
TDA_GPIO2_12_AWR_WARM_RST
AWR_CONN2_MON
AWR_POWER_GOOD_TDA_GPIO2_17
FPGA3_DPHY0_D3_P
FPGA3_DPHY0_D3_N
FPGA3_DPHY0_D2_P
FPGA3_DPHY0_D2_N
FPGA3_DPHY0_CLK_P
FPGA3_DPHY0_CLK_N
AWR_CONN_TP8
TP184
FPGA3_DPHY0_D1_P
FPGA3_DPHY0_D1_N
FPGA3_DPHY0_D0_P
FPGA3_DPHY0_D0_N
FPGA4_DPHY0_D3_P
FPGA4_DPHY0_D3_N
FPGA4_DPHY0_D2_P
FPGA4_DPHY0_D2_N
FPGA4_DPHY0_CLK_P
FPGA4_DPHY0_CLK_N
AWR_CONN_TP7
TP183
FPGA4_DPHY0_D1_P
FPGA4_DPHY0_D1_N
FPGA4_DPHY0_D0_P
0
R441
0
FPGA4_DPHY0_D0_N
R442
0
0
R443
0
R444
R445
0
0
R446
R447
TDA_AWR3_SPI_INT_GPIO5_11
10V
47uF
C625
TDA_AWR3_SPI_INT_GPIO5_11
GND
47uF
10V
C624
GND
SYSTEM_5V0
AWR4_BSS_LOGGER
AWR4_MSS_LOGGER
AWR3_BSS_LOGGER
TP195
AWR3_MSS_LOGGER
TP196
TP197
TP198
Design Note: FROM AWR devices
Design Note: TDA I2C5 interfaces to secondary
AWR PMIC I2C port and RF board temperature
sensors.
Design Note: TO AWR devices
Design Note: The AWR RF board provides the
3.3V I/O PMIC 3.3V as a "power good" signal.
Hardware Specifications
12
SPRUIS6 – September 2019
Copyright © 2019, Texas Instruments Incorporated
MMWCAS-DSP-EVM
Table 1. DSP Host to RF Board Connector Pin Table (J1) (continued)
Host Board Connector 1 (J1) - Mated to RF Board P1
Pin Number
Net Name
Pin Type
Function/Description
116
NC
Passive
117
NC
Passive
118
NC
Passive
119
NC
Passive
120
CONN_MON
Passive
Connector connection monitor - unused
121
GND
Power
System ground return
122
GND
Power
System ground return
123
EVM_5V0
Power
124
EVM_5V0
Power
125
GND
Power
System ground return
126
GND
Power
System ground return
127
GND
Power
System ground return
128
GND
Power
System ground return
Figure 8. DSP Host to RF Board Connector #2 (J18)
Table 2. DSP Host to RF Board Connector Pin Table (J18)
Host Board Connector 1(J18) - Mated to RF Board P2
Pin Number
Net Name
Pin Type
Function/Description
1
CONN2_MON
Passive
Connection Monitor
2
NC
Passive
3
NC
Passive
4
NC
Passive
5
NC
Passive
6
GND
Power
System ground return