Table 7-18. General-Purpose Input Function Map
REGISTER
BIT FIELD
VALUE
CHANNELS
GPIO EDGE /
LEVEL
FUNCTION
GPIO-CONFIG
GPI-CONFIG
0010
All
Falling edge
Trigger FAULT-DUMP
Rising edge
No effect
0011
As per GPI-CH-SEL
Falling edge
IOUT power-down
Rising edge
IOUT power-up
0100
As per GPI-CH-SEL
Falling edge
VOUT power-down. Pulldown
resistor as per the VOUT-PDN-X
setting
Rising edge
VOUT power-up
0101
All
Falling edge
Trigger PROTECT function
Rising edge
No effect
0111
All
Falling edge
Trigger CLR function
Rising edge
No effect
1000
As per GPI-CH-SEL, both
the SYNC-CONFIG-X and
the GPI-CH-SEL must be
configured for every channel.
Falling edge
Trigger LDAC function
Rising edge
No effect
1001
As per GPI-CH-SEL
Falling edge
Stop function generation
Rising edge
Start function generation
1010
As per GPI-CH-SEL
Falling edge
Trigger margin-low
Rising edge
Trigger margin-high
1011
All
Low pulse
Trigger device RESET. The RESET
configuration must be programmed
into the NVM.
Rising edge
No effect
1100
All
Falling edge
Allows NVM programming
Rising edge
Blocks NVM programming
1101
All
Falling edge
Allows register map update
Rising edge
Blocks register map write except
a write to the DEV-UNLOCK field
through I
2
C or SPI and the RESET
fields through I
2
C
Others
N/A
N/A
Not applicable
Table 7-19. General-Purpose Output (STATUS) Function Map
REGISTER
BIT FIELD
VALUE
FUNCTION
GPIO-CONFIG
GPO-CONFIG
0001
NVM-BUSY
0100
DAC-1-BUSY
0111
DAC-0-BUSY
1000
WIN-CMP-1
1011
WIN-CMP-0
Others
Not applicable
SLASF47 – MAY 2022
Copyright © 2022 Texas Instruments Incorporated
51
Product Folder Links: