SSI Registers
1465
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Synchronous Serial Interface (SSI)
20.5.2.5 SSICPSR Register (Offset = 10h) [reset = 0h]
SSICPSR is shown in
and described in
Return to the
SSI Clock Prescale
Figure 20-14. SSICPSR Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CPSDVSR
R-0h
R/W-0h
Table 20-8. SSICPSR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-8
RESERVED
R
0h
Reserved
7-0
CPSDVSR
R/W
0h
SSI Clock Prescale Divisor
This value must be an even number from 2 to 254,
depending on the frequency of SSInClk. The LSB always returns 0
on
reads.
Reset type: PER.RESET