Register Descriptions
1412
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Universal Serial Bus (USB) Controller
18.5.61 USB ID Valid Detect Interrupt Status and Clear Register (USBIDVISC), offset 0x44C
The USB ID valid detect interrupt status and clear 32-bit register (USBIDVISC) specifies whether the
unmasked interrupt status of the ID value is valid.
Mode(s):
OTG-specific functions
USBIDVISC is shown in
and described in
.
Figure 18-72. USB ID Valid Detect Interrupt Status and Clear Register (USBIDVISC)
31
8
0
Reserved
ID
R-0
R/W1
C-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 18-77. USB ID Valid Detect Interrupt Status and Clear Register (USBIDVISC) Field
Descriptions
Bit
Field
Value
Description
31-1
Reserved
0
Reserved. Reset is 0x0000.000.
0
VD
ID Valid Detect Raw Interrupt Status
This bit is cleared by writing a 1. Clearing this bit also clears the ID bit in the USBIDVRIS register.
0
The ID bits in the USBIDVRIS and USBIDVIM registers are set, providing an interrupt to the interrupt
controller.
1
No interrupt has occurred or the interrupt is masked.