Register Descriptions
937
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Direct Memory Access (DMA) Module
11.8.10 Source Burst Step Register Size (SRC_BURST_STEP) — EALLOW Protected
The source burst step size register (SRC_BURST_STEP) is shown in
and described in
.
Figure 11-17. Source Burst Step Size Register (SRC_BURST_STEP)
15
0
SRCBURSTSTEP
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 11-12. Source Burst Step Size Register (SRC_BURST_STEP) Field Descriptions
Bit
Field
Value
Description
15-0
SRCBURSTSTEP
These bits specify the source address post-increment/decrement step size while
processing a burst of data:
0x0FFF
Add 4095 to address
...
...
0x0002
Add 2 to address
0x0001
Add 1 to address
0x0000
No address change
0xFFFF
Sub 1 from address
0xFFFE
Sub 2 from address
...
...
0xF000
Sub 4096 from address
Only values from -4096 to 4095 are valid.