RAM Control Module Registers
465
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.3 C28x RAM Configuration Registers
5.2.3.1
Lx DEDRAM Configuration Register 1 (LxDRCR1)
Figure 5-41. Lx DEDRAM Configuration Register 1 (LxDRCR1)
31
16
Reserved
R-0
15
11
10
9
8
Reserved
CPUWRPROTL
1
Reserved
FETCHPROTL
1
R-0
R/W-0
R-0
R/W-0
7
3
2
1
0
Reserved
CPUWRPROTL
0
Reserved
FETCHPROTL
0
R-0
R/W-0
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-46. Lx DEDRAM Configuration Register 1 (LxDRCR1) Field Descriptions
Bit
Field
Value
Description
31-11
Reserved
Reserved
10
CPUWRPROTL1
CPU Write Protection L1
0
C28x CPU write allowed to L1 RAM block.
1
C28x CPU write not allowed to L1 RAM block.
9
Reserved
Reserved
8
FETCHPROTL1
CPU Fetch Protection L1
0
C28x CPU Fetch allowed from L1 RAM block.
1
C28x CPU Fetch not allowed from L1 RAM block.
7-3
Reserved
Reserved
2
CPUWRPROTL0
CPU Write Protection L0
0
C28x CPU write allowed to L0 RAM block.
1
C28x CPU write not allowed to L0 RAM block.
1
Reserved
Reserved
0
FETCHPROTL0
CPU Fetch Protection L0
0
C28x CPU Fetch allowed from L0 RAM block.
1
C28x CPU Fetch not allowed from L0 RAM block.