System Control Registers
296
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
1.13.13.8 MTOCIPCADDR Register
Figure 1-179. MTOCIPCADDR Register
31
0
ADDR
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-191. MTOCIPCADDR Register Field Descriptions
Bit
Field
Value
Description
31-0
ADDR
0
M3 TO C28 IPC Address Register. This register used as an address holder for IPC commands from
the M3 to the C28 CPU. It is read/write to the M3 CPU and read only to the C28 CPU.
1.13.13.9 MTOCIPCDATAW Register
Figure 1-180. MTOCIPCDATAW Register
31
0
WDATA
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-192. MTOCIPCDATAW Register Field Descriptions
Bit
Field
Value
Description
31-0
WDATA
0
M3 TO C28 IPC Data Write Register. This register is used as a write data holder for IPC commands
from the M3 to the C28 CPU. It is read/write to the M3 CPU and read only to the C28 CPU.
1.13.13.10 MTOCIPCDATAR Register
Figure 1-181. MTOCIPCDATAR Register
31
0
RDATA
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-193. MTOCIPCDATAR Register Field Descriptions
Bit
Field
Value
Description
31-0
RDATA
0
M3 TO C28 IPC Data Read Register. This register is an IPC read data hold register for the M3 to
the C28 CPU IPC. It is read/write to the C28 CPU and read only to the M3 CPU.
1.13.13.11 CTOMIPCBOOTSTS Register
Figure 1-182. CTOMIPCBOOTSTS Register
31
0
BOOTSTS
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset