SSI Registers
1438
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Synchronous Serial Interface (SSI)
20.5.2.13 SSIPC Register (Offset = FC4h) [reset = 0h]
SSIPC is shown in
and described in
.
Return to the
SSI Peripheral Configuration
Figure 20-22. SSIPC Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
R-0h
Table 20-16. SSIPC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
RESERVED
R
0h
Reserved